# This is an NUCLEO-WL55JC1 board with a single STM32WL55JCIx chip
#
# Generated by STM32CubeIDE
# Take care that such file, as generated, may be overridden without any early notice. Please have a look to debug launch configuration setup(s)

source [find interface/stlink-dap.cfg]

st-link backend tcp

set WORKAREASIZE 0x8000

transport select "dapdirect_swd"

set CHIPNAME STM32WL55JCIx
set BOARDNAME NUCLEO-WL55JC1

# Enable debug when in low power modes
set ENABLE_LOW_POWER 1

# Stop Watchdog counters when halt
set STOP_WATCHDOG 1

# STlink Debug clock frequency
set CLOCK_FREQ 8000

# Reset configuration
# use hardware reset, connect under reset
# connect_assert_srst needed if low power mode application running (WFI...)
reset_config srst_only srst_nogate connect_assert_srst
set CONNECT_UNDER_RESET 1
set CORE_RESET 0

# ACCESS PORT NUMBER
set AP_NUM 0
# GDB PORT
set GDB_PORT 3333




set DUAL_CORE 1

# BCTM CPU variables

source [find target/stm32wlx.cfg]